# Design of ultra-low voltage CCII utilizing level shifting technique and a dual mode multifunction universal filter as an application

JahariahSampe\*, Mohammad Faseehuddin\* and Sawal Hamid Md Ali\*\*

\* Institute of Microengineering and Nanoelectronics (IMEN), UniversityKebangsaan Malaysia

(UKM),Selangor, Malaysia.

\*\* Department of Electrical, Electronic and Systems Engineering, UniversityKebangsaan Malaysia

(UKM),Selangor, Malaysia.

Corresponding author: faseehuddin03@siswa.ukm.edu.my

#### ABSTRACT

This paper presents an implementation of Ultra low Voltage Second Generation Current Conveyor (ULV-CCII). The methodology adopted for the design is the use of level shifting stage to lower the effective threshold voltage of the PMOS differential pair transistors. The combination of conventional and level shifted P-MOS differential pairs together with low voltage folded cascode output sage was used to achieve almost rail to rail operation at an ultralow supply of  $\pm 0.4$ V. This approach also benefits from increased common mode range. The CCII provides voltage transfer bandwidth of 7.8MHz and the current transfer bandwidth of 17MHz,while dissipating a nominal power of 123  $\mu$ W. A versatile dual mode universal filter is realized to validate the functionality of the ULV-CCII. The filter is capable of working in both current and voltage modes without a change in its topology. The filter employs only two CCIIs, two capacitors, and two resistors. The use of only positive single input CCII simplifies the implementation and relaxes the matching constraints during layout, leading to enhanced filter performance. The filter works at  $\pm 0.4$ V supply and provides all standard filter responses in the voltage mode as well as low pass and band pass response for the current mode of operation. TheH-spice simulation results in 0.18 $\mu$ m TSMC CMOS technology are presented to prove the results.

Keywords: analog filter; current mode; current conveyor; level shifting; low voltage.

#### **INTRODUCTION**

The evolution of portable electronics and wearable biomedical devices has put a serious constraint on the maximum allowable supply voltage for the battery operated devices. Furthermore, with the development of energy harvesting techniques and solar powered devices, researchers are striving hard to integrate them with Low Voltage (LV) circuits (Faseehuddin et al., 2016;Sampe et al., 2016). The rapid scaling of CMOS technology has led to miniaturization of devices that has proven rewarding for digital systems but a challenge for their analog counter parts. The major issues faced by the analog designers are the deviation from the saturation characteristics in the submicron and deep submicron technologies, the non reduction of the threshold voltage of the MOSFETs with respect to the scaling factor, and decreased impedance levels leading to lower gain in the analog systems(Khateb et al., 2011). The operational amplifier is arguably the most versatile building block for analog design, but it has certain limitations such as constant gain bandwidth product and limited slew rate, which results in limited frequency of operation(Smith&Sedra,

1968). These limitations are further aggravated in LV regime. The current mode circuits on the other hand are found more attractive for LV operation and are characterized by high bandwidth, simple structure, high slew rate, simple design, and so on(Sedra et al., 1990; Wilson, 1990). The current conveyor is the most flexible among all current mode devices and since its introduction by Sedra et al., it has been utilized in a multitude of applications including filters and oscillators (Faseehuddin at el., 2016; Horng et al., 2011).

Dynamic range of the order of supply voltage is essential in low voltage environment to cater to the wide applications range. To achieve rail to rail operation, the most utilized technique is the use of parallel combination of n-channel and p-channel MOSFETs(Hwang et al., 1995). The use of complementary pairs coupled with innovative circuit techniques leads to constant and rail to rail common mode (CM) operation (Carrillo et al., 2003;Hogervorst et al., 1994; Lu&Yao, 2008). The applicability of this technique in LV regime has limitations due to extremely low supply voltage and the threshold voltage limitation which leads to signal distortion (Carrillo et al., 2003). Numerous device level and circuit level techniques have been proposed to achieve rail to rail operation that includes bulk driven MOS (Khateb et al., 2011), current driven bulk technique (Lehmann&Cassia, 2001), dynamic threshold MOS(Achigui et al., 2006), floating gate MOS(Khateb et al., 2012), quasi floating MOS(Kubanek et al., 2012), self cascode and level shifting(Huang et al., 2004), and so forth. In the bulk driven technique, the inputs are applied to the body of the MOS while their gates are tied to voltage enough to form an inversion layer (Khateb et al., 2011). This results in threshold voltage removal and achievement of rail to rail CM range at LV, but inherent low body transconductance, which is 3 to 4 times lower than the gate translates to low frequency operation. Furthermore, the input referred noise is increased and there is an upper limit on the bulk voltage to avoid excessive bulk leakage (Blalock et al., 1998). The floating gate and quasi floating gate techniques also exhibit low transconductance, consume large chip area, and require extra effort in layout design (Ramirez-Angulo et al., 2004). The most viable solution to procure LV operation would be to develop circuit level techniques utilizing gate driven MOSFETs. One such technique is level shifting the signal to appropriate level for achieving rail to rail operation.

In this research, P-MOS level shifted differential pairs are used to develop a second generation current conveyor working in ultra low voltage regime with high accuracy. First, the paper describes the basic principle utilized in the implementation followed by the complete circuit level implementation of ULV-CCII. Second, a Multi input single output (MISO)filter is proposed followed by the conclusion.

#### **ULTRA-LOW VOLTAGE CURRENT CONVEYOR**

The second generation current conveyor is the most versatile current mode building block. It is basically a combination of voltage follower and a current follower. The V-I relationship and block diagram are given in matrix Equation 1 and Figure 1, respectively.

$$\begin{bmatrix} V_X \\ I_Z \\ I_Y \end{bmatrix} = \begin{bmatrix} 1 & 0 & 0 \\ 0 & 1 & 0 \\ 0 & 0 & 0 \end{bmatrix} \begin{bmatrix} V_Y \\ I_X \\ V_Z \end{bmatrix}$$
(1)



Figure 1. Block diagram of CCII.

Numerous high performance implementations of the current conveyor can be found in the literature utilizing translinear loop or differential pair (Fabre et al., 1996;Surakampontorn & Kaewdang, 2014). The differential pair based implementation is the most suited for low voltage design. In differential pair design, the minimum allowable supply voltage restriction is imposed by the input differential pair stage, which equals  $V_T + 2V$  where,  $V_T$  is the threshold voltage and  $V_{Dsat}$  is the over drive voltage. The most negative implication of LV supply is the reduction in the Common Mode range (CM). The CM ranges for n and p channel differential pairs are given in Equations 2 and 3. The most important challenge faced by the engineers is to achieve rail to rail input range at very low supply voltage. The most common practice utilized to provide rail to rail dynamic range is to connect n and p channel differential pairs in parallel. When the input voltage is closer to the negative supply p channel pair will be active, when the input voltage is near to positive supply n channel pair will be active and in the mid supply region both will be active. This results in variation with the input CM voltage, which is undesirable in addition extra circuits are needed to maintain constant leading to complexity and power dissipation. Moreover, the matching between the n and p channel pairs is of prime importance as the mobility of electrons  $(\mu_n)$  is roughly 2 times higher than the holes  $(\mu_p)$  and so to have a constant large signal behavior, we need to perform accurate geometric scaling. As is known that, and are temperature dependent and their effect on both pairs may not be equal leading to unbalancing and distortion. Furthermore, under LV voltage operation there exists a dead band where neither of the transistors are active leading to distortion. So this technique cannot be applied in LV regime. The solution is to use identical differential pairs for achieving the above mentioned objectives.

$$V_{SS} + V_T + 2V_{Dsat} \text{ to } V_{DD}$$
(2)

$$V_{DD} \text{ to } V_{SS} + V_T + 2V_{Dsat} \tag{3}$$

As can be inferred from Equations (2-3), if the threshold voltage can be reduced the rail to rail dynamic range and CM range can be achieved. The basic principle employed here to reduce the threshold voltage is extremely simple. If a voltage source is added with appropriate polarity at the gate of a P-MOS transistor, it results in the lowering of the threshold voltage. This happens as are a sult of the battery increasing the total applied voltage across the gate and source of the transistor. This increase can be visualized as a decrease in the effective threshold voltage and can be quantified as in Equation 4.

$$V_{Tnew} = V_T - V_{Sdc} \tag{4}$$

 $V_{Tnew}$  is the new effective threshold voltage,  $V_T$  the threshold voltage of a conventional MOSFET, and  $V_{Sdc}$  is the dc voltage of the battery.



Figure 2. Threshold voltage lowering using level shifting transistor.

The transistor with reduce threshold will exhibit the same transconductance (g<sub>m</sub>) andoutput conductanceof MOSFET (go) as the normal transistor, and so this will not hamper the noise performance and frequency response. The voltage source can be implemented as common drain amplifier giving a voltage shift as shown in Figure2 for P-MOS transistor. But this topology single handedly cannot obtain rail to rail operation, so for that we use a combination of level shifted differential and conventional differential pairs(Huang et al., 2004). The complete schematic of the ULV-CCII is depicted in Figure 3. The transistors M5 and M6 provide the bias current to the complete circuit. Transistors M3, M4, M12 and M13 form the level shifter stage. The transistors M1 and M2 are the P-channel differential pair, which along with the level shifter stage form the level shifted differential pair. The transistorsM1A and M2A form the other conventional P-MOS differential pair. The transistors M7 and M7A provide the tail current to the level shifted differential pair transistors M1-M2 and conventional differential pair transistor M1A-M2A, respectively. Transistors M8 to M9 and M14 to M16 comprise the Folded-Cascode stage. The output stage is formed by transistors M10 and M18. The negative feedback to the X terminal helps in reducing the resistance leading to accurate voltage transfer. The current follower output stage is formed by transistors M19 and M20.

When the input voltage is near to the negative supply rail the differential pairs M1and M2 will be working in saturation and the level shifter transistors M3andM4 will be cutoff. When the supply voltage is near the positive supply, the differential pair M1AandM2A will be off, but now the pairs M1andM2 will be working in saturation leading to a rail to rail operation. It is to be pointed out that in the mid supply region both pairs will be active leading to increased transconductance. The transconductance will not be constant, but as long as the loop gain is high enough this will not have a severe effect on the accuracy of the circuit (Madian et al., 2006).



Figure 3.CMOS implementation of level shifted low voltage CCII.

As the prime objective is to achieve low voltage operation Folded -Cascode stage is chosen for adding the currents from the differential pairs and to perform differential to single ended conversion as it exhibits low voltage compatibility, increased gain and higher common mode range (Dan&Xiaolin, 2010; Kun&Di, 2011). The miller compensation with zero nulling resistor is used to enhance the frequency response of the circuit. Due to the feedback the voltage gain between the X and Y terminals will be given by Equation 5.

$$A_{\nu}(s) = \frac{1}{1 + \frac{1}{G(s)}}$$
(5)

where G(s) is the gain of the OTA stages, for high values of G(s) the gain approaches unity. The output resistance of the cascode stage can be written as  $r_{out1}=r_{09}$ 

$$[g_{m15}r_{015}(r_{017} \setminus \{r_{02})] \tag{6}$$

The output impedance of the second stage of OTA and Z terminal can be evaluated from Equations (78-).

$$r_{out2} = \frac{1}{g_{o_{M18}} + g_{o_{M10}}} \tag{7}$$

$$r_{outz} = \frac{1}{g_{o_{M11}} + g_{o_{M22}}}$$
(8)

where  $g_o$  is the conductance of the transistors.

#### SIMULATION RESULTS OF THE ULV-CCII

To validate the functionality of the ULV-CCII it is implemented in 0.18  $\mu$ m TSMC CMOS process and simulated in HSPICE. The functionality of the circuit was tested at ±0.4V supply voltage. The threshold voltages of NMOS and PMOS are 0.36V and -0.4V, and so in this technology the transistors can be kept in saturation at such a low supply voltage. The bias current is kept at 30  $\mu$ A. The aspect ratios of the transistors are given in Table 1. The value of the miller compensation capacitor is set at 4pF and that of nulling resistor is 2.25 kΩ.

| Transistors       | Width (µm) | Length (µm) |
|-------------------|------------|-------------|
| M1, M2, M1A, M2A  | 20         | 1           |
| M3,M4,M12,M13     | 5          | 1           |
| M5, M6            | 60         | 1           |
| M7,M7A,M8,M9, M11 | 40         | 1           |
| M10,M20           | 88.80      | 1           |
| M14,M15,M16,M17   | 40         | 1.75        |
| M18,M19           | 45.15      | 1           |

Table 1. Aspect ratios of the transistors.

A voltage sweep is applied at the voltage input Y terminal ranging from -0.4V to 0.4V. At first, only the single conventional P-channel differential pair is used. As can be deduced from the voltage transfer characteristics given in Figure 4 (a) the dynamic range of the pair is limited to negative supply and limited part of the positive supply. Now, a complete structure was simulated as it can be inferred from Figure 4(b); the structure exhibits almost rail to rail voltage swing of  $\pm 380$  mV. The voltage tracking error is very small at 0.4 mV.

To check the accuracy of voltage transfer, a sinusoidal wave of 100 mV P-P at 100 KHz frequency is applied at the Y node and the corresponding X terminal waveform is observed as shown in Figure 5; there is no phase mismatch between input and output wave forms. The AC analysis reveals that the gain of voltage transfer between X and Y is unity, and its range is 7.8 MHz as shown in Figure 6.



**Figure 4.** Voltage Transfer characteristics of ULV-CCII(a) using conventional P-MOS pair;(b) using level shifted PMOS and conventionalP-MOS pairs combined.

The current transfer between X and Z is shown in Figure 7. The linear range is  $\pm 40\mu$ A, which is acceptable at such a low voltage. The gain of the current transfer is unity, and its frequency range is 17MHz as shown in Figure 8. To further test the accuracy, a current sinusoidal signal of  $10\mu$ A P-P at 100 KHz frequency is applied at X node and the output at the Z node is noted. This testifies the precision of the current transfer as shown in Figure 9.

The parasitic impedance at node X at low frequency is calculated to be 34  $\Omega$ , and its behavior at higher frequency is presented in Figure 10. It can be inferred that at higher frequencies the behavior changes to inductive. The Z node impedance at low frequency is 0.105 M $\Omega$ , which is a bit less but well within an acceptable limit as given in Figure 11.





Figure 6. AC analysis of ULV-CCII.

The ULV-CCII is compared with the state-of-the-art proposed LV CCIIs found in the literature. The complete comparison is given in Table 2. It can be said that the ULV-CCII exhibits good characteristics at such ultra-low voltage supply of  $\pm 0.4$ V. Furthermore, due to the use of conventional MOSFETs, the reduction in transconductance and the increase in input referred noise is avoided as observed in bulk driven and floating gate techniques. This ULV-CCII is suitable for medium frequency applications.



Figure 7. Current transfer characteristics of ULV-CCII.



Figure 8. AC analysis of ULV-CCII.



Figure 9. Transient analysis of ULV-CCII.



Figure10. X terminal impedanceas a function of frequency.



**Figure 11.** Z terminal impedanceas a function of frequency.

#### **PROPOSED MULTIFUNCTION DUAL MODE FILTER**

Filters are an integral part of every electronic system and so, their development remains an everevolving field. Active filters are extensively used in electronic systems, such as communication, signal processing, consumer electronics, instrumentation, control, and so on (Alzaher et al., 2013). The current conveyor has received considerable attention from the researchers for the filter design. This can be attributed to its excellent characteristics. The most versatile are universal filter structures as they can provide all standard functions without requiring any alteration in their topology (Alzaher et al., 2013;Horng, 2011;Soliman, 2008). To test the functionality of the proposed ULV-CCII, a Multi Input Single Output (MISO) multifunction universal filter is proposed. The designed filter is capable of working in both voltage and current modes without requiring any change in its structure. The filter is capable of realizing Low Pass (LP), High Pass (HP), Band Pass (BP), All Pass (AP) and Notch (NP) responses in voltage mode, while, in the current mode, it provides LP and BP responses. The schematic of the voltage mode universal filter is shown in Figure 12. The filter utilizes only two current conveyors, two resistors, and two capacitors. The second order filter works by appropriately selecting the value of the three excitation inputs as given in Table 3 to realize LP, BP, HP, AP, and NP responses. The analysis of the filter structure yields the transfer function given in Equation 12.

|                                                              | (Khateb et  | (Khateb et al., | (Stornelli & | Duonogod     |
|--------------------------------------------------------------|-------------|-----------------|--------------|--------------|
| Parameters                                                   | al., 2011)  | 2012)           | Ferri, 2013) | Proposed     |
|                                                              | CCII        | CCII+           | *DDCCII      | CCII+        |
| Technology                                                   | 0.18 μm     | 0.18 µm         | 0.18µm       | 0.18 μm      |
| Technique Used                                               | Bulk Driven | Floating Gate   | Conventional | Conventional |
|                                                              | MOSFET      | MOSFET          | MOSFET       | MOSFET       |
| Supply Voltage (V)                                           | ±0.4        | ±0.5            | 1            | ±0.4         |
| Power Consumption (mW)                                       | 0.064       | 0.01            | 0.021        | 0.123        |
| <b>3</b> dB Bandwidth ( ${}^{I_Z}/{}_{I_X}$ ), (MHz)         | 13          | 8.2             | 11           | 17           |
| 3 dB Bandwidth $\binom{V_X/V_Y}{V_Y}$ ,(MHz)                 | 14          | 4.8             | 11           | 7.8          |
| DC Voltage Range (mv)                                        | 380 to 380  | -500 to 500     | -700 to 700  | -380 to 400  |
| DC Current Range (µA)                                        | -7 to 7     | -30 to 30       | -            | -40 to 40    |
| Current Gain ( <sup><i>Iz</i></sup> / <i><sub>Ix</sub></i> ) | 1           | 1               | 0.98         | 1            |
| Voltage Gain $\binom{V_X/V_Y}{V}$                            | 1           | 1               | 0.98         | 1            |
| Node X Parasitic Impedance (Ω)                               | 27          | 42              | 0.4          | 34           |
| Node Z Parasitic Impedance<br>(MΩ)                           | 0.89        | 53              | 0.4          | 0.105        |

Table 2. Comparison of CCII with the-state-of-the-art CCIIs available in the literature.

\*Differential Difference Current Conveyor(DDCCII).



Figure 12. Proposed filter structure.

$$V_{out} = \frac{N(s)}{D(s)} \tag{9}$$

Design of ultra-low voltage CCII utilizing level shifting technique and a dual mode multifunction universal filteras an application 166

$$N(s) = (S^2 C_1 C_2 R_2 R_1 + S C_1 R_1) V_3 + V_1 - V_2 S C_2 R_1$$
(10)

$$D(s) = S^2 C_1 C_2 R_2 R_1 + S C_1 R_1 + 1$$
(11)

$$V_{out} = \frac{(S^2 C_1 C_2 R_2 R_1 + S C_1 R_1) V_3 + V_1 - V_2 S C_2 R_1}{S^2 C_1 C_2 R_2 R_1 + S C_1 R_1 + 1}$$
(12)

| V <sub>OUT</sub>   | V <sub>1</sub> | V <sub>2</sub> | V <sub>3</sub> |
|--------------------|----------------|----------------|----------------|
| V <sub>LP</sub>    | 1              | 0              | 0              |
| V <sub>HP</sub>    | 0              | 1              | 1              |
| V <sub>BP</sub>    | 0              | 1              | 0              |
| V <sub>NOTCH</sub> | 1              | 1              | 1              |
| V <sub>AP</sub>    | 1              | 2              | 1              |

Table 3 Excitation sequence of the proposed filter

The current mode filter can be obtained from the same structure by grounding the two capacitors. The filter topology is presented in Figure13. Three input currents are injected appropriately according to the sequence stated in Table 4 to obtain LP and HP filter functions. The inspection of the filter gives the transfer function as presented in Equation 16. The quality factor and the pole frequency of the filter for both the modes are the same and given by Equations 17-18, respectively.



Figure13. Proposed filter structure.

$$I_{out} = \frac{N(s)}{D(s)} \tag{13}$$

$$N(s) = I_1 [1 + sC_2R_1] - I_2$$
(14)

$$D(s) = S^2 C_1 C_2 R_2 R_1 + S C_1 R_1 + 1$$
(15)

$$I_{out} = \frac{I_1[1 + sC_2R_1] - I_2}{S^2 C_1 C_2 R_2 R_1 + SC_1 R_1 + 1}$$
(16)

Table 4. Excitation sequence of the proposed filter.

| I <sub>OUT</sub> | I <sub>1</sub> | <i>I</i> <sub>2</sub> |
|------------------|----------------|-----------------------|
| I <sub>LP</sub>  | 0              | -1                    |
| I <sub>BP</sub>  | 1              | 1                     |

$$Q = \sqrt{\frac{C_2 R_2}{C_1 R_1}} \tag{17}$$

$$\omega = \sqrt{\frac{1}{C_1 C_2 R_2 R_1}} \tag{18}$$

The ability of the proposed filter to work in voltage/current mode imparts flexibility and extends its application range. Furthermore, the resistors employed in the filter are connected to the X node of the CCII. This design incorporates the parasitic resistance as part of the main resistance.

#### NONIDEALITIES OF CCII AND ITS EFFECT ON FILTER PERFORMANCE

The exhaustive model depicting all the parasitic present at each node of the CCII+ is presented in Figure 14 (Fabre et al., 1995;Calvo et al., 2003). The corresponding non-ideal V-I characteristics of CCII is given by matrix Equation 22. The illustration shows the frequency variable voltage and current followers attached with their associated parasitic components. The inspection of the model reveals that X terminal exhibits resistive behavior at low frequencies and an inductive behavior at high frequencies. This is represented by a series combination of parasitic resistance and inductance. The Y node shows a resistive behavior at lower frequencies which changes to capacitive at higher frequencies. This is represented by a parallel combination of resistance and capacitance. The current output node Z has the same behavior as that of node Y. The parasitic capacitances and inductance associated with each node can be calculated using Equations 19-21.

$$L_X = \frac{R_X}{2\pi f_{X,+3dB}} \tag{19}$$

Design of ultra-low voltage CCII utilizing level shifting technique and a dual mode multifunction universal filteras an application 168

$$C_Y = \frac{1}{2\pi f_{Y,-3dB} R_Y}$$
(20)

$$C_{Z} = \frac{1}{2\pi f_{Z,-3dB} R_{Z}}$$
(21)

$$\begin{bmatrix} V_X \\ I_Z \\ I_Y \end{bmatrix} = \begin{bmatrix} \beta & Z_X & 0 \\ 0 & \alpha & 1/Z_Z \\ 1/Z_Y & 0 & 0 \end{bmatrix} \begin{bmatrix} V_Y \\ I_X \\ V_Z \end{bmatrix}$$
(22)



Figure 14. Non-ideal CCII model.

The current and voltage transfer of the low voltage CCII are specified by  $\alpha(s)$  and  $\beta(s)$ , respectively, as presented.

$$\beta(s) = \frac{\beta_o}{1 + s/\omega_{\beta}}$$
$$\alpha(s) = \frac{\alpha_o}{1 + s/\omega_{\alpha}}$$

where and are the values of the voltage and current transfer at low frequencies. The poles associated with the current and voltage transfer are given by and. Assuming the circuit is working at frequencies much below the corner frequencies of  $\alpha(s)$  and  $\beta(s)$ , we can approximate  $\alpha(s) = \alpha_o = 1 - \varepsilon_i$  and  $\beta(s) = \beta_o = 1 - \varepsilon_v \cdot \varepsilon_i(|\varepsilon_i| << 1)$  and  $\varepsilon_v(|\varepsilon_v| << 1)$  denote the current and voltage tracking errors of the ULV-CCII. These non-idealities result in deviation from ideal response of the filter when realized using the CCII (Kaçar&Yeşil, 2012;Horng, 2012). To study the influence of the parasitic on the filter characteristics, we analyze the filter transfer function taking into account the current voltage transfer errors. The denominator of the non-ideal output voltage/current function, quality factor and resonant angular frequency of the filter are given in Equations 23-25.

169 JahariahSampe, Mohammad Faseehuddin, Sawal Hamid Md Ali

$$D(s) = S^{2} + \frac{S}{C_{2}R_{2}} + \frac{\alpha_{1}\beta_{1}\beta_{2}}{C_{1}C_{2}R_{1}R_{2}}$$
(23)

$$Q = \sqrt{\frac{\alpha_1 \beta_1 \beta_2 C_2 R_2}{C_1 R_1}}$$
(24)

$$\omega = \sqrt{\frac{\alpha_1 \beta_1 \beta_2}{C_1 C_2 R_2 R_1}} \tag{25}$$

As a result of component tolerance and non-idealities in CCII, the response of the practical filter deviates from the ideal one. To get a measure of the deviation, the concept of sensitivity is employed (Horng et al., 2012). The sensitivity is defined as

$$S_x^y = \frac{\partial y}{\partial x} \frac{x}{y} \sqrt{\frac{\alpha_1 \beta_1 \beta_2}{C_1 C_2 R_2 R_1}}$$
(26)

The active and passive sensitivities of  $\omega$  and Q of the proposed dual mode multifunction filter are:

$$S_{C_1}^{\omega} = S_{C_2}^{\omega} = S_{R_1}^{\omega} = S_{R_2}^{\omega} = -S_{\alpha_1}^{\omega} = -S_{\beta_2}^{\omega} = -S_{\beta_1}^{\omega} = -\frac{1}{2}$$
$$S_{C_1}^Q = S_{R_1}^Q = -\frac{1}{2}$$
$$S_{C_2}^Q = S_{R_2}^Q = S_{\alpha_1}^Q = S_{\beta_2}^Q = S_{\beta_1}^Q = \frac{1}{2}$$

The inspection shows that all the active and passive sensitivities of the filter are low.

#### SIMULATION RESULTS OF THE FILTER

To demonstrate the workability of the proposed filter structure it is implemented in HSPICE using the newly developed ULV-CCII. The supply voltage is kept at  $\pm 0.4$ V and the bias current is set at  $30\mu$ A. The value of the passive components are fixed at  $C_1 = 100pF$ ,  $C_2 = 100pF$ ,  $R_1 = 5K$ ,  $R_2 = 5K$ . The Figures 15-16 give the simulation results of the LP,HP, BP and NP responses of the voltage mode filter. The phase response of the AP filter is given in Figure 17.



Figure15. Simulated frequency response of the filter:(a)high pass;(b)low pass.



Figure 16. Simulated frequency response of the filter:(a)band pass;(b)notch pass.



Figure 17. Simulated phase response of all pass filters.

The same filter is configured as current mode and designed for Q=1. The values of the components are selected as  $C_1 = 250pF$ ,  $C_2 = 250pF$ ,  $R_1 = 5K$ ,  $R_2 = 5K$ . The Figure 18 gives the simulation results for the current mode implementation. To establish the signal processing capability of the filter time domain analysis is performed on the filter configured as LP for both voltage mode and current mode of operation. The results are presented in Figures 19(a-b).



Figure 18. Simulated frequency response of the current mode filter.



Figure19. Time domain analysis of the LP filter:(a)voltage mode;(b)current mode.

#### CONCLUSIONS

An ULV-CCII design is discussed based on the level shifting technique. The simple implementation of the ULV-CCII employed a combination of conventional and level shifted PMOS differential pairs to attain rail to rail operation. The use of identical differential pairs overcame the offset introduced due to mobility difference between NMOS and PMOS transistors and enabled distortion less operation at an ultra-low supply of  $\pm 0.4$ V.The CCII is characterized by reasonable current and voltage transfer frequencies making it ideal for medium frequency applications. A dual current/voltage mode universal filter is also proposed providing HP, LP, BP, APand NP responses in voltage mode and LP, BP responses in the current mode. The filter employed only two ULV-CCII and a minimum number of passive components. The effect of non-idealities on the response of the filter is also studied.

#### ACKNOWLEDGMENTS

The authors gratefully acknowledge the support provided by UKM internal grant (GUP-2015-021) and grant from ministry of education (FRGS/22014//TK03/UKM/021/) for this study.

#### REFERENCES

- Achigui, H.F., Fayomi, C.J.B. & Sawan, M. 2006. 1-V DTMOS-based class-AB operational amplifier: implementation and experimental results. IEEE Journal of Solid-State Circuits, 41(11):2440-2448.
- Alzaher, H., Tasadduq, N. &Al-Ees, O. 2013. Implementation of reconfigurable nth-order filter based on CCII. Analog Integrated Circuits and Signal Processing, 75(3):539-545.
- Blalock, B.J., Allen, P.E. & Rincon-Mora, G.A. 1998. Designing 1-V op amps using standard digital CMOS technology. IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 45(7):769-780.
- Calvo, B., Celma, S., Martinez, P.A. &Sanz, M.T. 2003. High-speed high-precision CMOS current conveyor. Analog Integrated Circuits and Signal Processing, 34(3):265-269.
- Carrillo, J.M., Duque-Carrillo, J.F., Torelli, G. & Ausín, J.L. 2003. Constant-g m constant-slew-rate highbandwidth low-voltage rail-to-rail CMOS input stage for VLSI cell libraries. IEEE Journal of Solid-State Circuits, 38(8):1364-1372.
- Dan, S. &Xiaolin, Z. 2010. Low-voltage CMOS folded-cascode mixer. Chinese Journal of Aeronautics, 23(2):198-203.
- Fabre, A., Saaid, O. &Barthelemy, H. 1995. On the frequency limitations of the circuits based on second generation current conveyors. Analog Integrated Circuits and Signal Processing, 7(2):113-129.
- Fabre, A., Saaid, O. &Barthelemy, H. 1995. On the frequency limitations of the circuits based on second generation current conveyors. Analog Integrated Circuits and Signal Processing, 7(2):113-129.
- Fabre, A., Saaid, O., Wiest, F. &Boucheron, C. 1996. High frequency applications based on a new current controlled conveyor. IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, 43(2):82-91.
- Faseehuddin, M., Sampe, J. &Islam, M.S.2016. Designing Ultra Low Voltage Low Power Active Analog Blocks for Filter Applications Utilizing the Body Terminal of MOSFET: A Review.Asian Journal of Scientific Research, 9(3):106-121.

- Faseehuddin, M., Sampe, J. &Islam, M.S. 2016. Schmitt Trigger based on Dual Output Current Controlled Current Conveyor in 16nm CMOS technology for digital applications. In Semiconductor Electronics (ICSE), 2016 IEEE International Conference.
- Hogervorst, R., Tero, J.P., Eschauzier, R.G. &Huijsing, J.H. 1994. A compact power-efficient 3V CMOS rail-to-rail input/output operational amplifier for VLSI cell libraries. IEEE Journal of Solid-State Circuits, 29(12):1505-1513.
- Horng, J.W. 2011. High output impedance current-mode universal biquadratic filters with five inputs using multi-output CCIIs. Microelectronics Journal, **42**(5):693-700.
- Horng, J.W., 2012. Analytical synthesis of general high-order voltage/current transfer functions using CCIIs. Microelectronics Journal, 43(8):546-554.
- Horng, J.W., Hou, C.L., Tseng, C.Y., Chang, R. & Yang, D.Y. 2012. Cascadable current-mode first-order and second-order multifunction filters employing grounded capacitors. Active and Passive Electronic Components, 2012.
- Horng, J.W., Wang, Z.R. &Liu, C.C. 2011. Voltage-mode lowpass, bandpass and notch filters using three plus-type CCIIs. Circuits and Systems, 2(01):34.
- Huang, C.J. & Huang, H.Y. 2004. A low-voltage CMOS rail-to-rail operational amplifier using double p-channel differential input pairs. In Circuits and Systems Proceedings of the IEEE International Symposium.
- Hwang, C., Motamed, A. & Ismail, M. 1995. Universal constant-g m input-stage architectures for low-voltage op amps. IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, 42(11):886-895.
- Kaçar, F. & Yeşil, A. 2012. FDCCII-based electronically tunable voltage-mode biquad filter. International Journal of Circuit Theory and Applications, 40(4):377-383.
- Khateb, F., Khatib, N. & Kubánek, D. 2011. Novel low-voltage low-power high-precision CCII±based on bulk-driven folded cascode OTA. Microelectronics Journal, 42(5):622-631.
- Khateb, F., Khatib, N. & Kubánek, D. 2012. Novel ultra-low-power class AB CCII+ based on floating-gate folded cascode OTA. Circuits, Systems, and Signal Processing, 31(2):447-464.
- Khateb, F., Kumngern, M., Vlassis, S., Psychalinos, C. & Kulej, T. 2015. Sub-volt fully balanced differential difference amplifier. Journal of Circuits, Systems and Computers, 24(01):1550005.
- Kubanek, D., Khateb, F. & Khatib, N. 2012. Low-voltage ultra-low-power current conveyor based on quasifloating gate transistors. Radioengineering, 21(2):725-735.
- Kun, Z. &Di, W. 2011. A High-performance Folded Cascode Amplifier. Energy Procedia, 13:4026-4029.
- Lehmann, T. & Cassia, M. 2001. 1-V power supply CMOS cascode amplifier. IEEE Journal of Solid-State Circuits, 36(7):10821086-.
- Lu, Y. & Yao, R.H. 2008. Low-voltage constant-gm rail-to-rail CMOS operational amplifier input stage. Solid-State Electronics, 52(6):957-961.
- Madian, A.H., Mahmoud, S.A. & Soliman, A.M. 2006. New 1.5-V CMOS second generation current conveyor based on wide range transconductor. Analog Integrated Circuits and Signal Processing, 49(3):267-279.
- Ramirez-Angulo, J., Lopez-Martin, A.J., Carvajal, R.G. & Chavero, F.M. 2004. Very low-voltage analog signal processing based on quasi-floating gate transistors. IEEE Journal of Solid-State Circuits, 39(3):434-442.

- Sampe, J., Zulkifli, F.F., Semsudin, N.A.A., Islam, M.S. & Majlis, B.Y. 2016. Ultra low power hybrid micro energy harvester using RF, thermal and vibration for biomedical devices. International Journal of Pharmacy and Pharmaceutical Sciences, 8(2):18-21.
- Sedra, A.S., Roberts, G.W. & Gohh, F. 1990. The current conveyor: history, progress and new results. In IEE proceedings.
- Smith, K. C. &Sedra, A. 1968. The current conveyor A new circuit building block. In Proceedings of the IEEE.
- Soliman, A.M. 2008. Current-mode universal filters using current conveyors: classification and review. Circuits, Systems & Signal Processing, 27(3):405-427.
- Surakampontorn, W. & Kaewdang, K. 2014. Development of Differential Amplifier Based the Second Generation Current Conveyors. ECTI Transactions on Electrical Engineering, Electronics, and Communications, 10(2):139-145.
- Stornelli, V. & Ferri, G.2013. A 0.18 µm CMOS DDCCII for Portable LV-LP Filters. Radioengineering, 22(2):434 -439.
- Wilson, B. 1990. Recent developments in current conveyors and current-mode circuits. IEE Proceedings G-Circuits, Devices and Systems, 137(2):63-77.

*Submitted:* 30/12/2016 *Revised* : 17/05/2017 *Accepted* : 25/05/2017

## تصميم ناقل تيار من الجيل الثاني (CCII) بجهد منخفض جداً باستخدام تقنية تغيير المستوى وفلتر عالمي متعدد الوظائف ثنائي الأطوار

جهاريه سامب\* ، محمد فاسيح الدين\* و سوال حميد محمد علي\*\* \* معهد الهندسة الدقيقة والالكترونيات النانوية (IMEN)، جامعة كيبانجسان الماليزية (UKM)، سيلانجور، ماليزيا. \*\* قسم الهندسة الكهربائية والإلكترونية والأنظمة، جامعة كيبانجسان الماليزية (UKM)، سيلانجور، ماليزيا.

### الخيلاصية

يقدم هذا البحث تطبيقاً لناقل تيار منخفض الجهد من الجيل الثاني (ULV-CCII). المنهجية المعتمدة للتصميم عبارة عن استخدام تقنية تغيير المستوى لخفض جهد العتبة الفعلي لزوج من الترانزستورات التفاضلية PMOS. تم استخدام تركيبة مكونة من زوج PMOS تفاضلي تقليدي متغير المستوى ونظام كاسكود (cascade) مطوي منخفض الجهد لتشغيل السكة الحديد عند أقل مستوى من الإمدادات يعادل ± 0.4V. ويستفيد هذا النهج كذلك من نطاق النمط المشترك المتزايد. يقدم CCII عرض نطاق نقل الجهد يعادل 8.7 ميجاهرتز وعرض نطاق نقل التيار يعادل 17 ميجاهرتز بينما تبدد قدرة اسمية تبلغ ال21 عرض نطاق نقل الجهد يعادل 8.7 ميجاهرتز وعرض نطاق نقل التيار يعادل 17 ميجاهرتز بينما تبدد قدرة اسمية تبلغ العمل في غط التيار والجهد دون تغيير في طبولوجيا الخاصة به. يستخدمات يؤكد صحة فعالية ULV-CCII. الفلتر قادر على واثنين من المكتفات واثنين من المقاومات. يؤدي استخدامات يؤكد صحة فعالية ULV-CCII. الفلتر قادر على واثنين من المكتفات واثنين من المقاومات. يؤدي استخدام موجبة وأحادية المدخل إلى تبسيط عملية التنفيذ وتخفيف معوقات التوافق أثناء التصميم فقط مما يؤدي إلى تحسين أداء الفلتر. يعمل الفلتر عند التغذية بقدار لي فو جميع معوقات التوافق أثناء التصميم فقط ما يؤدي إلى تحسين أداء الفلتر. يعمل الفلتر عند التغذية بقدار لي فو حميع استجابات الفلاتر القياسية في غط الجهد وكذلك استجابة ترير الترددات المنخفضة وترير مجال الترددات بالنسبة للتشغيل في غط التيار. يتم تقديم نتائج محاكاة Happine المتوات المنحفضة وترير مجال الترددات بالنسبة للتشغيل في غط التيار. يتم تقديم نتائج محاكاة Happine الناتر. يعمل الفلتر عند التغذية بقدار لي 4.0 فولت ويو فر جميع